Sr. Static Timing Technical Lead, Hardware Compute Group
Portland, Oregon, USA
Amazon.com
Free shipping on millions of items. Get the best of Shopping and Entertainment with Prime. Enjoy low prices and great deals on the largest selection of everyday essentials and other products, including fashion, home, beauty, electronics, Alexa...
The team that built the innovative Silicon IP AZ1 Neural Edge that is powering the latest generation of Echo devices is looking for a Sr. SOC Physical Design Engineer to continue to innovate on behalf of our customers. We are a part of Amazon Lab126 that revolutionized reading with our Kindle family of products and reimagined user experience through Echo and Alexa. We want you to help us build on the success of our first generation of ML accelerator at edge.
Work hard. Have fun. Make history.
Roles & Responsibilities:
- Includes definition and development of signoff methodology and corresponding implementation solution
- Flow for STA, Crosstalk Delay and Crosstalk Noise analysis for digital ASIC/SoCs.
- Full chip timing constraints development, full chip / Sub-System STA and Signoff for a complex, multi-clock, multi-voltage SoC.
- Streamlining the timing signoff criterions, timing analysis methodologies and flows.
- Analyze and incorporate advance timing signoff flows (AOCV, POCV Based STA, IR Drop aware STA) into SoC timing signoff flow.
- Work for Systems and Architecture, SoC Integration, Verification, DFT, Mixed Signal, IP owners, Synthesis, Place & Route and other local/remote teams to address the design challenges in the context of timing sign-off.
- Concepts of CRPR, clock paths analysis and tweaks to meet timing.
- Multi Corner and Multimode analysis.
- Close timing at Signoff corners covering the entire modes, delay corners for cells and interconnects.
- Bachelor’s degree or higher in EE, CE, or CS
- 10+ years or more of practical semiconductor implementation experience
- Scripting experience with Perl, Python, tcl, shell and drive to automate flows
- Proficiency in chip front-end and back-end implementation tools such as Fusion compiler, Design Compiler, ICC2 or Innovus and Primetime, Tempus
- Must have good communication and analytical skills.
- Should be able to work closely with IP Design teams and Backend Physical Design teams across multiple sites.
- Experience with memory compiler
- Experience with formal equivalence – Cadence Conformal/Synopsys Formality
- Have in depth knowledge of entire design process from Design specification, defining architecture, micro-architecture, RTL design and functional verification
- Experience with DFT and DFM flows
Amazon is committed to a diverse and inclusive workplace. Amazon is an equal opportunity employer and does not discriminate on the basis of race, national origin, gender, gender identity, sexual orientation, protected veteran status, disability, age, or other legally protected status.
Our inclusive culture empowers Amazonians to deliver the best results for our customers. If you have a disability and need a workplace accommodation or adjustment during the application and hiring process, including support for the interview or onboarding process, please visit https://amazon.jobs/content/en/how-we-hire/accommodations for more information. If the country/region you’re applying in isn’t listed, please contact your Recruiting Partner.
Work hard. Have fun. Make history.
Roles & Responsibilities:
- Includes definition and development of signoff methodology and corresponding implementation solution
- Flow for STA, Crosstalk Delay and Crosstalk Noise analysis for digital ASIC/SoCs.
- Full chip timing constraints development, full chip / Sub-System STA and Signoff for a complex, multi-clock, multi-voltage SoC.
- Streamlining the timing signoff criterions, timing analysis methodologies and flows.
- Analyze and incorporate advance timing signoff flows (AOCV, POCV Based STA, IR Drop aware STA) into SoC timing signoff flow.
- Work for Systems and Architecture, SoC Integration, Verification, DFT, Mixed Signal, IP owners, Synthesis, Place & Route and other local/remote teams to address the design challenges in the context of timing sign-off.
- Concepts of CRPR, clock paths analysis and tweaks to meet timing.
- Multi Corner and Multimode analysis.
- Close timing at Signoff corners covering the entire modes, delay corners for cells and interconnects.
Basic Qualifications
- Bachelor’s degree or higher in EE, CE, or CS
- 10+ years or more of practical semiconductor implementation experience
- Scripting experience with Perl, Python, tcl, shell and drive to automate flows
- Proficiency in chip front-end and back-end implementation tools such as Fusion compiler, Design Compiler, ICC2 or Innovus and Primetime, Tempus
- Must have good communication and analytical skills.
- Should be able to work closely with IP Design teams and Backend Physical Design teams across multiple sites.
Preferred Qualifications
- PhD in Computer Science, Electrical Engineering, or related field- Experience with memory compiler
- Experience with formal equivalence – Cadence Conformal/Synopsys Formality
- Have in depth knowledge of entire design process from Design specification, defining architecture, micro-architecture, RTL design and functional verification
- Experience with DFT and DFM flows
Amazon is committed to a diverse and inclusive workplace. Amazon is an equal opportunity employer and does not discriminate on the basis of race, national origin, gender, gender identity, sexual orientation, protected veteran status, disability, age, or other legally protected status.
Our inclusive culture empowers Amazonians to deliver the best results for our customers. If you have a disability and need a workplace accommodation or adjustment during the application and hiring process, including support for the interview or onboarding process, please visit https://amazon.jobs/content/en/how-we-hire/accommodations for more information. If the country/region you’re applying in isn’t listed, please contact your Recruiting Partner.
* Salary range is an estimate based on our AI, ML, Data Science Salary Index 💰
Job stats:
0
0
0
Category:
Leadership Jobs
Tags: Architecture Computer Science Engineering Machine Learning Perl PhD Python
Region:
North America
Country:
United States
More jobs like this
Explore more career opportunities
Find even more open roles below ordered by popularity of job title or skills/products/technologies used.
Staff Machine Learning Engineer jobsStaff Data Scientist jobsBI Developer jobsData Scientist II jobsPrincipal Data Engineer jobsData Manager jobsJunior Data Analyst jobsResearch Scientist jobsData Science Manager jobsBusiness Data Analyst jobsData Engineer III jobsSenior AI Engineer jobsLead Data Analyst jobsData Specialist jobsData Science Intern jobsSr. Data Scientist jobsPrincipal Software Engineer jobsData Analyst Intern jobsSoftware Engineer II jobsData Analyst II jobsBI Analyst jobsAzure Data Engineer jobsSoftware Engineer, Machine Learning jobsJunior Data Engineer jobsSenior Data Scientist, Performance Marketing jobs
Snowflake jobsEconomics jobsLinux jobsOpen Source jobsBanking jobsHadoop jobsComputer Vision jobsRDBMS jobsJavaScript jobsPhysics jobsMLOps jobsKafka jobsData Warehousing jobsKPIs jobsAirflow jobsGoogle Cloud jobsNoSQL jobsR&D jobsStreaming jobsScala jobsData warehouse jobsOracle jobsClassification jobsGitHub jobsPostgreSQL jobs
Scikit-learn jobsSAS jobsCX jobsTerraform jobsPySpark jobsScrum jobsPandas jobsData Mining jobsDistributed Systems jobsIndustrial jobsBigQuery jobsRobotics jobsLooker jobsJira jobsJenkins jobsUnstructured data jobsE-commerce jobsRedshift jobsdbt jobsData strategy jobsPharma jobsReact jobsMicroservices jobsMySQL jobsNumPy jobs